We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results

ESD Engineeer

Cirrus Logic
United States, Texas, Austin
800 West 6th Street (Show on map)
Nov 25, 2024
For over four decades, Cirrus Logic has been propelled by the top engineers in mixed-signal processing. Our rockstar team thrives on solving complex challenges with innovative end-user solutions for the world's top consumer brands. Cirrus Logic is also known for its award-winning culture, which was built on a foundation of inclusion and fairness, meaningful community engagement, and delivering enjoyable employee experiences at every turn. But we couldn't do it without our extraordinary workforce - and that's where you come in. Join our team and help us continue to make Cirrus Logic an exceptional place to grow your career!
The Engineer is responsible for I/O library development, encompassing the design, simulation, characterization, and validation of I/O pad libraries. Also responsible for defining the ESD methodology and specifying the chip and IP level ESD requirements. Design ESD protection devices and circuits to meet design requirements. Develop test structures to characterize Si for ESD/LUP properties. Drive the development of design rules based on Si characterization data. Interface with Foundry on ESD library and ESD/LUP rule development activities. The engineer needs to have a holistic view of ESD/EOS protection for mixed-signal CMOS circuits and the ability to pull pieces together to ensure no gaps or blind spots in strategy.

Responsibilities
  • Design, simulate, and optimize I/O circuits and ESD structures
  • Characterization and modeling of I/O libraries to support mixed-signal design flow
  • Release and maintain I/O libraries and models
  • Must understand ESD and latch-up requirements
  • Drive ESD sign-off methodology for chip & block-level projects
  • Technical lead capable of pulling together engineer's new & existing methodologies to tie ESD-Latch up-IO methodologies together & get buy-in from BU's
Required Skills and Qualifications
  • MSEE and 6+ years of experience
  • Holistic view of ESD/EOS protection for mixed-signal CMOS circuits
  • Strong fundamentals in ESD circuit design, layout and testing
  • Relevant experience in IO design, including CMOS circuit design, ESD and latch-up requirements, physical verification, and characterization
  • Chip-level ESD signoff experience
  • Must understand layout and be able to guide layout engineers
  • Proficiency with Cadence schematic capture, layout, and simulation tools
  • Ability to work independently and lead or be part of a technical team
  • Effective oral and written communication
Preferred Skills and Qualifications
  • Experience in IBIS model generation is a plus
#LI-Hybrid
#LI-DB01
HOTT
Diversity drives innovation at Cirrus Logic. Different approaches, ideas and points of view are both valued and respected, and employees are rewarded for their skills, experience and performance. Additionally, Cirrus Logic is an Equal Opportunity/Affirmative Action Employer, and we do not discriminate on the basis of race, color, national origin, pregnancy status, marital status, gender, age, religion, physical or mental disability, medical condition, veteran status, sexual orientation, gender identity, genetic information or any other characteristic protected by law.
Applied = 0

(web-5584d87848-9vqxv)