We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.

Job posting has expired

#alert
Back to search results

Spring Co-Op, Mixed-Signal Modeling and Verification Engineer (UL- 64000148)

Cirrus Logic
United States, Texas, Austin
800 West 6th Street (Show on map)
Nov 14, 2024
For over four decades, Cirrus Logic has been propelled by the top engineers in mixed-signal processing. Our rockstar team thrives on solving complex challenges with innovative end-user solutions for the world's top consumer brands. Cirrus Logic is also known for its award-winning culture, which was built on a foundation of inclusion and fairness, meaningful community engagement, and delivering enjoyable employee experiences at every turn. But we couldn't do it without our extraordinary workforce - and that's where you come in. Join our team and help us continue to make Cirrus Logic an exceptional place to grow your career!
We are seeking creative and hardworking engineers interns to join our outstanding Analog/Mixed-Signal Verification, Modeling and Methodology Team. You will collaborate with systems and design teams to facilitate tops down design methodology through the development and validation of System Verilog (SV) models. You will also work with chip and DV leads to plan, setup, & execute AMS/UVM verification. Additionally, we are seeking innovative individuals who are interested in this position which will play a vital role streamlining development methodology for our organization. We are proud of our exceptional environment and multi-faceted culture. Join us and be part of our journey, innovating incredible technology on a global basis!

Responsibilities:
  • You will contribute to a team that performs verification planning and AMS simulation on full custom ASICs for audio processing applications
  • Develop behavioral models using SystemVerilog real number modeling (sv-rnm), user-defined types(sv-udt), & Verilog AMS
  • Independent Interpretation of analog circuit schematics into abstract models
  • Performing regression debug support and other flow/infrastructure development
Required Skills & Qualifications:
  • Bachelors or higher in Electrical Engineering or Computer Engineering
  • Good understanding of analog integrated circuit design
  • Organized and detailed with strong communication skills
  • Possess outstanding analytical and problem-solving skills
  • Results-oriented and ability to operate in dynamic environment
Preferred Skills & Qualifications:
  • Python skills would be highly desirable
  • Experience with System Verilog real number modeling (RNM) modeling and/or Verilog-A behavioral modeling
This opportunity is available for the spring semester only. It is available only to students currently enrolled in a MS or PhD program in Electrical Engineering maintaining a GPA of 3.6 or above, and who will be returning to school for at least one semester following completion of his/her internship. Candidate must be available for full-time employment during the internship.
Cirrus Logic follows a 2+ day in-office work schedule but interns should expect to be in the office more often, up to 5 days per week, based on business needs and team preference. Interns must be based within commutable distance of the work location listed on the job posting, or willing to relocate prior to beginning their internship with Cirrus Logic.
Diversity drives innovation at Cirrus Logic. Different approaches, ideas and points of view are both valued and respected, and employees are rewarded for their skills, experience and performance. Additionally, Cirrus Logic is an Equal Opportunity/Affirmative Action Employer, and we do not discriminate on the basis of race, color, national origin, pregnancy status, marital status, gender, age, religion, physical or mental disability, medical condition, veteran status, sexual orientation, gender identity, genetic information or any other characteristic protected by law.

(web-5584d87848-llzd8)